# CS 354 - Machine Organization & Programming Tuesday, October 22, 2019

Project p3 (6%): DUE at 10 pm on Monday, October 28th

#### **Last Time**

Memory Hierarchy Locality Bad Locality Rethinking Addressing Caching Basic Idea

#### Today

Caching Basic Idea (from last time)
Designing a Cache - Blocks
Designing a Cache - Sets and Tags
Basic Cache Lines
Basic Cache Operation
Basic Cache Practice
Direct Mapped Cache
Set Associative Cache

#### **Next Time**

Cache Performance and Coding Considerations

**Read:** B&O 6.4.5 - 6.4.7, 6.5 - 6.7

# Designing a Cache - Blocks

\* The bits of an address are used to look up if a block is in a cache.

# How many bytes in an address space?





How big is a block?

$$B = 2^b$$
$$b = log_2B$$

What is the problem with using the most significant bits (left side) for the b bits?

\* Cache blocks must be big enough to capture (nearby ) sparial locality but small enough to minimize mem Latency.

How many 32-byte blocks of memory in a 32-bit address space?

\* The remaining bits of an address are the blocks number but they're divided into 2 more parts used to access A cache.

# Designing a Cache - Sets & Tags

\* A cache must be searched if an unrestrictive PPIZ used

→ Problem? Slow, north Case D(N) where n is number of Locations.

Improvement? limited locs where black can be stored to a specific sext.

<u>set</u>: loc in cache where black is uniquely waped.

How many sets in the cache?

$$S = 2^{s}$$
  
 $s = log_{2}S$   
Let S be imber of sets in caches.



s bits: identify which set in cache to lock in

What is the problem with using the most significant bits (left side) for the s bits?

\* Different blocks of memory that map to same set might result in conflicts.

Since different blocks map to the same set how do we identify which block is in a set?





t bits: bits of an address that identify which block from Address space.

#### **Basic Cache Lines**

#### What? A *line* is

- · one location in cache
- · composed of storage for one bleck and info needed for cache function.
- \* In our basic cache each set has only I line.

#### **Basic Cache Diagram**



→ How do you know if a line in the cache is used or not?

→ How big is a basic cache given S sets with blocks having B bytes?

# **Basic Cache Operation**

#### **Basic Cache Diagram**



→ How big is this basic cache? SXB = 32K Pytes.

IK 32

## How does a cache process a request for a word at a particular address?

1. Set Selection

extract stits to identify which set to cherk

2. Line Matching

extract t bits and compare with Lines Tag

if no match or valid bit is 0 Miss!

Fetch from next lower level.

if match and valid bit is 1 Hits Faster were awess

For he cache only

3. nord extraction.
uses word offsets bits to identify which word in block is anessed.

## **Basic Cache Practice**

# You are given the following 32-bit address breakdown used by a cache:



→ How big are the blocks?

- → How many sets? ≥ 3 = 8 K Gus.

→ How big is this basic cache?  

$$S \times B = 2^{13} \times 2^{6} = 2^{13} = 512 \times 64^{10}$$

Assume the cache design above is given the following specific address: 0x07515E2B

→ Which set should be checked given the address above?

→ Which word in the block does the L1 cache access for the address?

Convert word offset butes to destand. 10.

- Which byte in the word does the address specify?
- → If a set had the following V bit and tag, does the address produce a hit or miss? V tag

## **Direct Mapped Cache**

is a cache each set has exactly one line.



→ What happens when two different memory blocks map to the same set?

- conflict misses and frequent since each set can store only one black.

→ Improvements?

enable each set to have more than one live to resolve conflict

#### **Set Associative Cache**

#### Set Associative Cache

is a cache where each brooks maps to exactly one set.

and each set his 2 or more lines.

+ Rednes

tags with

t bits.

got 1 - requires complex to match



Let E be the number of thes per set, which is the associativity of the cache.

E = 4 is a four-way set associative cache. E = 1 is direct mapped cache.

# Operation

- 1. Set Selection as usual
- 2. Line Matching Checks all tags in set simutaniously.
- \* C = (S, E, B, m) characterires a cache design Let C be the cache sive in bytes. C = SXEXB
  - → How big is a cache given (1024, 4, 32, 32)? 1024 × 4 × 32 = 128 KB. IK



LINE 3: BLOCK OF MEMORY